

## **DSD MINI PROJECT**

# **FUZZY LOGIC IMPLEMENTATION IN VHDL:** "Temperature controller on FPGA"

### **Submitted By:**

Marisetti RVVS SaiTeja 164236 Menneni sai krishna Soumith 164237 Mettu Bhargavi 164238 NC Ashish 164239

### Guided By:

### **Department Of Electronics And Communication Engineering**

This is to certify that undersigned students of II/IV B.Tech , Section-B Electronics and Communications Engineering Branch, have completed their mini project entitled "**Temperature controller on FPGA using Fuzzy Logic**" for the partial fulfilment of Digital System and Designing-II laboratory.

| Name                       | Roll No | Signature |
|----------------------------|---------|-----------|
| Marisetti RVVS SaiTeja     | 164236  |           |
| Menneni saikrishna Soumith | 164237  |           |
| Mettu Bhargavi             | 164238  |           |
| NC Ashish                  | 164239  |           |

**Signature of the Faculty** 

-Shri Naresh kumar Department of ECE

### **INDEX**

| TOPIC                                          | PAG         | E NUME | BER       |
|------------------------------------------------|-------------|--------|-----------|
| TITLE                                          | 1           |        |           |
| CERTIFICATE                                    | 2           |        |           |
| INDEX                                          | 3-4         |        |           |
| PROBLEM STATEMENT                              | 5           |        |           |
| ABSTRACT                                       | 5           |        |           |
| INTRODUCTION                                   | 6           |        |           |
| PRIOR WORK                                     | 6           |        |           |
| TOP MODULES                                    | 9-1         | 12     |           |
| PROPOSED APPLICATION                           | 1           | 3      |           |
| VHDL CODE FOR TEMPERATURE FUZZIFIER            | 2           | 22     |           |
| SIMULATION RESULTS FOR TEMPERATURE FUZZII      | FIER        | 26     |           |
| VHDL CODE FOR TEMP RATE FUZZIFIER              |             | 27     |           |
| SIMI II ATION RESUILTS FOR TEMP RATE FUZZIFIER | <b>&gt;</b> | 30     | <b>03</b> |

| VHDL CODE FOR FUZZY RULE MATRIX          | 31 |
|------------------------------------------|----|
| SIMULATION RESULTS FOR FUZZY RULE MATRIX | 33 |
| VHDL CODE FOR DEFUZZIFIER                | 34 |
| SIMULATION RESULTS FOR DEFUZZIFIER       | 36 |
| VHDL CODE FOR<br>FUZZY LOGIC CONTROLLER  | 37 |
| SIMULATION RESULTS FOR FLC               | 40 |
| CONCLUSION                               | 41 |

### **PROBLEM STATEMENT:**

DESIGN STRUCTURAL VHDL MODEL FOR TEMPERATURE CONTROLLER USING FUZZY LOGIC AND SIMULATE TO VERIFY THE FUNCTIONALITY AND SYNTHESIS TO VIEW RTL SCHEMATIC.

### **ABSTRACT:-**

Our project aim is to implement fuzzy logic based temperature controller(on AC or Fan) using vhdl . Fuzzy controller designs have become valuable in large number of applications. There are three basic steps for fuzzy logic controller i.e fuzzification of inputs, defuzzification of outputs, and rule base. In this designed temperature controller there are 2-inputs, 1-output and 5-membership functions. According to the 2 inputs( temperature and rate of change of temperature), the output (speed of air conditioner) is controlled based on relation between the fuzzy set (cold,cool,mild,warm,hot,slow,moderate,fast) .The purpose of this application is to control the speed .

PROPOSED APPLICATION:-Temperature controller based on fuzzy logic

Prior work:-Car Parking System

**Used Logic:-**Fuzzy logic

### **INTRODUCTION:-**

The word "fuzzy" is defined as "indistinct, imprecisely defined". Fuzzy systems are systems to be precisely defined. Fuzzy inference is the process of formulating the mapping from a given input to an output using fuzzy logic. Logics based on the concept of fuzzy sets, in which membership is expressed in varying probabilities or degrees of truth—that is, as a membership of values ranging from 0 (does not occur) to 1 (definitely occurs).

In this paper, the implementation of FLC will be done by VHDL which is the most important platform for hardware implementation due to low power and high operational speed.

#### **PRIOR WORK:-**

\*\*\*FPGA based autonomous parking of a car like robot using Fuzzy Logic Control.

- 1)Design of Low power VLSI-Implementation of Fuzzy Logic based automatic car parking system:
- -->Proposed architecture of this system consists of two main components.

  1.FLC(FUZZY LOGIC CONTROL) to determine speed as well as direction of car movement while parking.

  06

2.FSM(FINAL STATE MACHINE) that controls operating system of car.Both these blocks operates jointly which changes state based on data obtained from 6 sensors those are integrated on front, rear, right and left sides of car.

*Disadvantage:*In architecture of Defuzzifier,more number of multipliers,comparators,adders are used,i.e half of the chip area is consumed by FLC and Power consumption increases Rapidly.

## 2)Prototype of an under ground Multistoried Automated Car Parking System:

- -->Multistorey Car parking is becoming increasingly popular as they enable to conserve space.
- -->parking on multiple floors brings the need of using elevating mechanism for lifting the vehicles.
- --> Control systems are used for coordination between the vehicle and lift mechanism and vacant parking space detection .
- -->The whole operation of system is automated by software programmed in to micro-controller.

*Disadvantages:* The initial cost of building an underground parking system is very high.

| There will be waiting problem | for both | parking | and | retrieval | of c | car | as t | the |
|-------------------------------|----------|---------|-----|-----------|------|-----|------|-----|
| system uses singular shaft.   |          |         |     |           |      |     |      |     |

### 3) Fuzzy Logic Control of autonomous vehicles for parallel parking:

- -->Automatic path tracking approach has great deal of attention,where we solve this by skill based approach i.e ,Fuzzy logic control networks are used.
- -->In FLC<the steering angle was generated based on longitudinal and lateral distance of vehicle to parking space and orientation of the vehicle.
- -->Describes the automated parking process and develops fuzzy logic controllers.
- -->Simulation and experimental results illustrate the effectiveness of parallel parking scheme to move the vehicle.

*Disadvantage:*In architecture of Defuzzifier,more number of multipliers,comparators,adders are used,i.e half of the chip area is consumed by FLC and Power consumption increases rapidly.

80

### **TOP MODULES**



### a)TOP MODULE FOR TEMPERATURE FUZZIFIER



## b)TOP MODULE FOR RATE OF CHANGE OF TEMPERATURE FUZZIFIER



### C)TOP MODULE FOR FUZZY RULE MATRIX



D)TOP MODULE FOR DEFUZZIFIER

#### PROPOSED APPLICATION:

#### **FUZZY LOGIC CONTROLLER MODULE**

Fuzzy control system design essentially amounts to:

- 1. Choosing the fuzzy controller inputs, outputs and their membership degrees.
- 2. Choosing the pre-processing that is needed for the controller inputs and possibly post processing that is needed for the output.
- 3. Designing each of the four components of fuzzy controller.

The fuzzy controller takes input values. These values are referred to as "crisp" since they are represented as a single number, not a fuzzy one. In order for the fuzzy controller to understand the inputs, the crisp input has to be converted to a fuzzy number. This process is called *fuzzification*. The next step in the fuzzy control process is the *implementation of the rule base*. This is where the fuzzy inputs are compared and on the membership of each, the fuzzy output is chosen.

A system is designed for implementation of temperature controller using VHDL using two input variables with standard membership functions fuzzifier as 'Temperature fuzzifier' with membership functions cold,cool,mild,warm,hot and 'Rate of change of Temperature' with membership functions slow,medium and fast.

**Fuzzy rule matrix** is used to interface these two inputs into an output variable that describes the speed of temperature controller with five membership functions very slow, slow, medium, high and very high.



### STRUCTURAL VIEW OF SYSTEM



### FIG.MEMBERSHIP FUNCTION OF TEMPERATURE



## FIG.MEMBERSHIP FUNCTION OF RATE OF TEMPERATURE CHANGE



### **OUTPUT MEMBERSHIP FUNCTION**

#### If-then rules

The main part of the fuzzy controller is the rule base as it would represent the more detailed information about how to regulate the speed of the controller.

If-then rule statements are used to formulate the conditional statements. Fuzzy sets provide an ultimate mechanism of communication between humans and computing environment.

A single fuzzy if-then rule assumes the form as specified below *If X is A then Y is B* 

Where <u>A and B are linguistic values</u> defined by fuzzy sets <u>on the ranges X</u> and <u>Y</u> (Universes of discourse).

The if part of the rule "X is A" part is called the antecedent or premise, while the then part of the rule "Y is B" is called consequent or conclusion. The concept A is represented as a number between 0 and 1, and so the antecedent is an interpretation that results a single number between 0 and 1.

The primary objective of constructing fuzzy if-then rule matrix is to map out the universe of possible inputs while keeping the system sufficiently under control.

|      |               | J        |            | · ·          |
|------|---------------|----------|------------|--------------|
|      | IF            |          |            | THEN         |
| Rule | Temperature   | Logical  | Rate       | Air          |
|      | Error $(T_E)$ | Operator | Change     | Conditioning |
| a a  |               |          | $(T_E/dt)$ | (AC)         |
| 1    | Cold          | AND      | Fast       | Very High    |
| 2    | Cold          | AND      | Slow       | High         |
| 3    | Cool          | AND      | Moderate   | Medium       |
| 4    | Mild          | AND      | Slow       | Medium       |
| 5    | Warm          | AND      | Slow       | Low          |
| 6    | Warm          | AND      | Moderate   | Low          |
| 7    | Hot           | AND      | Slow       | Very Low     |
| 8    | Hot           | AND      | Fast       | Very Low     |

## **RULE EVALUATION TABLE**



### **RULE EVALUATION EXAMPLE**

Fuzzy if-then rules for the proposed model are:

INPUTS-temperature ,rate of change of temperature

**OUTPUT-speed of air conditioner** 

Rule 1: very high<= minimum(cold,fast)</pre>

Rule 2: high<=minimum(cold,slow)</pre>

Rule 3:

medium<=maximum(minimum(cold,moderate),minimum(mild,slow))

Rule 4:

medium<=maximum(minimum(cold,moderate),minimum(mild,slow))

Rule 5

low<=maximum(minimum(warm,slow),minimum(warm,moderate))</pre>

Rule 6

low<=maximum(minimum(warm,slow),minimum(warm,moderate))</pre>

Rule 7

Very low<=maximum(minimum(hot,slow),minimum(hot,fast))

Rule 8

Very low<=maximum(minimum(hot,slow),minimum(hot,fast))</pre>

21

### **VHDL CODES**

### 1)TEMPERATURE FUZZIFIER VHDL CODE

```
library IEEE;
use IEEE.STD LOGIC 1164.ALL;
use ieee.std logic arith.all;
use ieee.std logic unsigned.all;
entity tempfuzz is
    Port ( te : in STD LOGIC VECTOR(7 DOWNTO 0);
           clk : in STD LOGIC;
           rst :in std logic;
           s1,s2,s3,s4,s5 : out STD LOGIC VECTOR (15 downto 0));
end tempfuzz;
architecture Behavioral of tempfuzz is
type cold is record
point1 :std logic vector(7 downto 0);
point2 :std logic vector(7 downto 0);
slope1 :std logic vector(7 downto 0);
slope2 :std logic vector(7 downto 0);
end record;
type cool is record
point1 :std logic vector(7 downto 0);
point2 :std logic vector(7 downto 0);
slope1 :std logic vector(7 downto 0);
slope2 :std logic vector(7 downto 0);
end record;
type mild is record
point1 :std logic vector(7 downto 0);
point2 :std logic vector(7 downto 0);
                                                             22
```

```
slope1 :std logic vector(7 downto 0);
slope2 :std logic vector(7 downto 0);
end record;
type warm is record
point1 :std logic vector(7 downto 0);
point2 :std logic vector(7 downto 0);
slope1 :std logic vector(7 downto 0);
slope2 :std logic vector(7 downto 0);
end record;
type hot is record
point1 :std logic vector(7 downto 0);
point2 :std logic vector(7 downto 0);
slope1 :std logic vector(7 downto 0);
slope2 :std logic vector(7 downto 0);
end record;
constant term name : cold :=
 (point1=>x"00", slope1=>"11111111", point2=>x"2a", slope2=>"0000011
0");
constant term name1 : cool
:=(point1=>x"2a",slope1=>"00000110",point2=>x"55",slope2=>"00000
110");
constant term name2 : mild
:= (point1=>x"55", slope1=>"00000110", point2=>x"7f", slope2=>"00000110", point2=>x"7f", slope2=>"00000110", point2=>x"7f", slope2=>"00000110", point2=>x"7f", slope2=>"00000110", point2=>x"7f", slope2=>"00000110", point2=>x"7f", slope2=>"00000110", point2=>x"7f", slope2=>"000000110", point2=>x"7f", slope2=>"000000110", point2=>x"7f", slope2=>x"7f", slope2=x"7f", slope2=x"7f", slope2=x"7f", slope2=x"7f", slope2=x"7f", slope2=x"7f", slope2=x"7f", slope
110");
constant term name3 : warm
:=(point1=>x"7f",slope1=>"00000110",point2=>x"aa",slope2=>"11111
111");
constant term name4 : hot :=(point1=>
x"aa",slope1=>"11111111",point2=>x"da",slope2=>"11111111");
begin
process(clk)
begin
if rst='0' then
           s1<="000000000000000"; s2<="0000000000000";
s3<="000000000000000"; s4<="0000000000000";
```

```
s5<="00000000000000";
    elsif clk='1' and clk'event then
if (te < term name.point1 or te> term name1.point2) then
s1<="000000000000000";
elsif(te < term name.point2) then
    s1<=(te-term name.point1)*(term name.slope1);</pre>
else
    s1<=255-(te-term name.point2)*(term name.slope2);</pre>
end if:
if (te < term name1.point1 or te> term name2.point2) then
s2<="000000000000000";
elsif(te < term name1.point2) then</pre>
    s2<=(te-term name1.point1)*term name1.slope1;</pre>
else
    s2<=255-(te-term name1.point2)*term name1.slope2;</pre>
end if:
if (te < term name2.point1 or te> term name3.point2) then
s3<="00000000000000";
elsif(te < term name2.point2) then
    s3<=(te-term name2.point1)*term name2.slope1;</pre>
    s3<=255-(te-term name2.point2)*term name2.slope2;</pre>
end if:
if (te < term name3.point1 or te>term name4.point2) then
s4<="000000000000000";
elsif(te < term name3.point2) then</pre>
    s4<=(te-term name3.point1)*term name3.slope1;</pre>
else
    s4<=255-(te-term name3.point2)*term name3.slope2;</pre>
end if:
if (te < term name4.point1) then s5<="0000000000000000";
elsif(te < term name4.point2) then</pre>
    s5<=(te-term name4.point1)*term name4.slope1;
else
    s5<=255-(te-term name4.point2)*term name4.slope2;
end if;
end if:
                                                            24
```

```
end process;
end Behavioral;
```

### SIMULATION RESULT OF TEMPERATURE FUZZIFIER



### 2)RATE OF CHANGE OF TEMPERATURE FUZZIFIER VHDL CODE

```
library IEEE;
use IEEE.STD LOGIC 1164.ALL;
use ieee.std logic arith.all;
use ieee.std logic unsigned.ALL;
entity trfuzz is
    Port ( tr : in STD LOGIC VECTOR(7 DOWNTO 0);
           clk : in STD LOGIC;
           rst :in std logic;
           s6, s7, s8 : out STD LOGIC VECTOR (15 downto 0));
end trfuzz;
architecture Behavioral of trfuzz is
type slow is record
point1 :std logic vector(7 downto 0);
point2 :std logic vector(7 downto 0);
slope1 :std logic vector(7 downto 0);
slope2 :std logic vector(7 downto 0);
end record;
type moderate is record
point1 :std logic vector(7 downto 0);
point2 :std logic vector(7 downto 0);
slope1 :std logic vector(7 downto 0);
slope2 :std logic vector(7 downto 0);
end record;
type fast is record
point1 :std logic vector(7 downto 0);
point2 :std logic vector(7 downto 0);
slope1 :std logic vector(7 downto 0);
slope2 :std logic vector(7 downto 0);
                                                           27
end record;
```

```
constant term: slow
:=(point1=>x"00",slope1=>"00000000",point2=>x"32",slope2=>"00000
011");
constant term1 : moderate
:=(point1=>x"32",slope1=>"00000011",point2=>x"7f",slop
e2=>"00000011");
constant term2 :
fast:=(point1=>x"7f",slope1=>"00000011",point2=>x"cd",slope2=>"1
1111111");
begin
process(clk)
begin
if rst='0' then
    s6<="000000000000000"; s7<="0000000000000";
s8<="00000000000000";
    elsif clk='1' and clk'event then
if (tr < term.point1 or tr>term1.point2) then
s6<="000000000000000";
elsif(tr < term.point2) then</pre>
    s6<=(tr-term.point1)*term.slope1;</pre>
else
    s6<=255-(tr-term.point2)*term.slope2;
end if:
if (tr < term1.point1 or tr>term2.point2) then
s7<="000000000000000";
elsif(tr < term1.point2) then</pre>
    s7<=(tr-term1.point1)*term1.slope1;</pre>
else
    s7<=255-(tr-term1.point2)*term1.slope2;
end if;
if (tr < term2.point1) then s8<="0000000000000000";
elsif(tr < term2.point2) then</pre>
    s8<=(tr-term2.point1)*term2.slope1;
else
    s8<=255-(tr-term2.point2)*term2.slope2;
                                                           28
```

```
end if;
end if;
end process;
end Behavioral;
```

## SIMULATION RESULT OF RATE OF CHANGE OF TEMPERATURE FUZZIFIER



### 3)FUZZY RULE MATRIX VHDL CODE

```
library IEEE;
use IEEE.STD LOGIC 1164.ALL;
entity fuzzyrulematrix is
    Port ( s1,s2,s3,s4,s5,s6,s7,s8: in STD LOGIC VECTOR (15
downto 0);
           o1,o2,o3,o4,o5 : out STD LOGIC VECTOR (15 downto 0));
end fuzzyrulematrix;
architecture Behavioral of fuzzyrulematrix is
signal verylow, low, medium, high, veryhigh :std logic vector(15
downto 0);
function minimum(a, b: std logic vector) return std logic vector
is
variable min: std logic vector(15 downto 0) := (others => '0');
begin if a < b then min := a; else min := b; end if; return min;
end minimum;
function maximum(a, b: std logic vector) return std_logic_vector
variable max: std logic vector(15 downto 0) := (others =>
'0');begin
if a > b then max := a; else max := b; end if; return max; end
maximum;
begin
rule1 : veryhigh <=minimum(s1,s8);</pre>
rule2 :high<=minimum(s1,s6);</pre>
rule3: medium<=maximum(minimum(s2,s7),minimum(s3,s6));</pre>
rule4 :medium<=maximum(minimum(s2,s7),minimum(s3,s6));</pre>
                                                              31
```

```
rule5 :low<=maximum(minimum(s4,s6),minimum(s4,s7));
rule6 :low<=maximum(minimum(s4,s6),minimum(s4,s7));
rule7 :verylow<=maximum(minimum(s5,s6),minimum(s5,s8));
rule8 :verylow<=maximum(minimum(s5,s6),minimum(s5,s8));
o5<=veryhigh;
o4<=high;
o3<=medium;
o2<=low;
o1<=verylow;
end Behavioral;</pre>
```

### SIMULATION RESULT OF FUZZY RULE MATRIX

|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                |                   |       |         |                  |                                         |         | 1,000.000 ns |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|-------------------|-------|---------|------------------|-----------------------------------------|---------|--------------|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Name                                           | Value             | In ne | 1200 ns | 1400 ns          | 1600 ns                                 | 1800 ns |              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | □ s1[15:0]                                     | 0000000010101011  |       |         |                  | *************************************** |         |              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                |                   |       |         |                  |                                         |         |              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | <b>☑</b> • s3[15:0]                            | 0000000000000000  |       |         |                  |                                         |         |              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | <b>⊠</b> № s4[15:0]                            | 0000000000000000  |       |         |                  |                                         |         |              |
| I w s/15:0]       0000000001000       00000000001000         I w s/15:0]       0000000000000       000000000000         I w s/15:0]       0000000000000       000000000000         I w s/15:0]       000000000000000       000000000000         I w s/15:0]       00000000000000       00000000000000         I w s/15:0]       0000000010000       000000000000000         I w s/15:0]       0000000010000       00000000000000000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | <b>□</b> ₩ s5[15:0]                            |                   |       |         |                  |                                         |         |              |
| I w s/15:0]       0000000001000       00000000001000         I w s/15:0]       0000000000000       000000000000         I w s/15:0]       0000000000000       000000000000         I w s/15:0]       000000000000000       000000000000         I w s/15:0]       00000000000000       00000000000000         I w s/15:0]       0000000010000       000000000000000         I w s/15:0]       0000000010000       00000000000000000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | <b>□</b> • s6[15:0]                            | 0000000011100111  |       |         | 0000000011100111 |                                         |         |              |
| ■ vi o[15:0]         00000000000000         00000000000000         000000000000000           ■ vi o[15:0]         00000000000000         00000000000000         00000000000000           ■ vi o(15:0]         0000000001000         00000000001000         0000000000000000           ■ vi o(15:0]         000000000010000         0000000000000000         000000000000000000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | <b>□</b> • s7[15:0]                            | 0000000000011000  |       |         | 000000000011000  |                                         |         |              |
| 1 % o2[15:0]         0000000000000         00000000000000           2 % o3[15:0]         00000000011000         00000000011000           2 % o4[15:0]         000000010101011         000000001101011                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | <b>□</b> • s8[15:0]                            | 00000000000000000 |       |         | 0000000000000000 |                                         |         |              |
| ■ 03[15:0]     000000000011000       ■ 04[15:0]     0000000010101011       0000000001101011     0000000001101011                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ■ • o1[15:0]                                   | 00000000000000000 |       |         | 0000000000000000 |                                         |         |              |
| ■ 1 o4[15:0] 0000000010101011 0000000010101011                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | <b>□</b> • • • • • • • • • • • • • • • • • • • | 00000000000000000 |       |         | 0000000000000000 |                                         |         |              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | <b>□</b> • o3[15:0]                            | 0000000000011000  |       |         | 000000000011000  |                                         |         |              |
| ***OS[15:0]  ***OS | <b>□</b> ••• o4[15:0]                          | 0000000010101011  |       |         | 0000000010101011 |                                         |         |              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | <b>□</b> ♣ o5[15:0]                            | 00000000000000000 |       |         | 0000000000000000 |                                         |         |              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                |                   |       |         |                  |                                         |         |              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                |                   |       |         |                  |                                         |         |              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                |                   |       |         |                  |                                         |         |              |

### 4) DEFUZZIFIER VHDL CODE

```
library IEEE;
use IEEE.STD LOGIC 1164.ALL;
use ieee.std logic unsigned.all;
use ieee.std logic arith.all;
entity defuzzifier is
Port ( o1,o2,o3,o4,o5 : in STD LOGIC VECTOR (15 downto
0);
rst ,clk:in std logic;
output : out STD LOGIC vector(31 downto 0));
end entity;
architecture Behavioral of defuzzifier is
signal t,h,q:integer;
begin
process(clk)
variable o,x,y,z,u,v,p,s,m:integer;
begin
x:=conv integer(o1);
y:=conv integer(o2);
z:=conv integer(o3);
u:=conv integer(o4);
v:=conv integer(o5);
p:=42*x+85*y+127*z+168*u+210*v;
s:=x+y+z+u+v;t<=p;h<=s;
0 := 0;
                                                     34
m := p;
```

```
for i in 0 to m loop
    p:=p-s;
    o:=o+1;
    if p<s then
    exit;
    end if;
    end loop;
q<=o;
output<=conv_std_logic_vector(o,32);
end process;
end Behavioral;</pre>
```

### SIMULATION RESULT OF DEFUZZIFIER



### 5)FUZZY LOGIC CONTROLLER VHDL CODE

```
library IEEE;
use IEEE.STD LOGIC 1164.ALL;
use IEEE.STD LOGIC ARITH.ALL;
USE IEEE.STD LOGIC UNSIGNED.ALL;
entity flc is
    Port ( te : in STD LOGIC VECTOR(7 DOWNTO 0);
           tr : in STD LOGIC VECTOR(7 DOWNTO 0);
           clk :in std logic;
           rst :in std logic;
           output : out STD LOGIC VECTOR(15 downto 0));
end flc;
architecture structural of flc is
component tempfuzz is
port( te: in std logic VECTOR(7 DOWNTO 0);
      clk: in std logic;
      rst :in std logic;
      s1,s2,s3,s4,s5 :out std logic vector(15 downto
0));
end component;
component trfuzz is
port (tr: in std logic VECTOR(7 DOWNTO 0);
clk :in std logic;
rst :in std logic;
s6,s7,s8 : out std logic vector(15 downto 0));
                                                    37
```

```
end component;
component fuzzyrulematrix is
port (s1,s2,s3,s4,s5,s6,s7,s8: in std logic vector(15
downto 0);
o1,o2,o3,o4,o5 : out std logic vector(15 downto 0));
end component;
component defuzzifier is
port (o1,o2,o3,o4,o5 :in std logic vector( 15 downto
0);
rst :in std logic;
output : out std logic vector(15 downto 0));
end component;
signal cold, cool, mild, warm, hot :std logic vector (15
downto 0);
signal slow, moderate, fast :std logic vector (15 downto
0);
signal verylow,low,medium,high,veryhigh:
std logic vector( 15 downto 0);
begin
f1 :tempfuzz port map(te=>te,clk=>clk,rst=>rst,
s1=>cold, s2=>cool, s3=>mild, s4=>warm, s5=>hot);
f2 :trfuzz port map(tr=>tr,
clk=>clk,rst=>rst,s6=>slow,s7=>moderate, s8=>fast);
f3 : fuzzyrulematrix port
map(s8=>fast,s7=>moderate,s6=>slow,s5=>hot,s4=>warm,s3=
>mild,s2=>cool,s1=>cold,o5=>veryhigh,o4=>high,o3=>mediu
m,o2 = >low,o1 = >verylow);
f4 :defuzzifier port map
(o1=>verylow,o2=>low,o3=>medium,o4=>high,o5=>veryhigh,r
st=>rst,output=>output);
                                                    38
```

end structural;

### SIMULATION RESULT OF FUZZY LOGIC CONTROLLER



### CONCLUSION:

Temperature controller using standard fuzzy logic for temperature range of 0-125 degrees input(8 bit) has been designed. The unit has been coded in VHDL and simulated in XILINX Tool.